

(An ISO 3297: 2007 Certified Organization) Website: <u>www.ijirset.com</u> Vol. 6, Issue 1, January 2017

# High Speed Area Efficient VLSI Architecture for DCT using Proposed CORDIC Algorithm

Deepnarayan Sinha<sup>1</sup>, Prashant Chaturvedi<sup>1</sup>, Dr. Rita Jain<sup>2</sup>

M. Tech Student (VLSI) & Professor, Department of Electronics and Communication Engineering, NCT Bhopal,

M.P, India<sup>1</sup>

Professor & HOD, Department of Electronics and Communication Engineering, NCT Bhopal, M.P, India<sup>2</sup>

**ABSTRACT:** Low-power layout is one of the most vital challenges to maximize battery life in portable devices and to save the energy during simulation operation. Image and video compressor is widely used in Discrete Cosine Transform (DCT). Many types of techniques are used in design discrete cosine transform (DCT). Multiplier and adder are two main components in design to DCT, Loeffer (1989) have developed a new architecture DCT, it consists of 11 multiplications and 29 additions. By now a day we required low chip area and fast speed algorithm, but the multiplier consumed large area compared to adder. We are designed to multiplier less CORDIC (Coordinate Rotation Digital Computer) algorithm based on DCT. CORDIC is a main component of shift and add for rotation vector and plan which is usually used for calculation of trigonometric functions. CORDIC algorithm is efficient area and delay compared to existing algorithms. All design are implementation Xilinx 14.1i and verified the result.

KEYWORDS: - Discrete Cosine Transform, Discrete Fourier Transform, Coordinate Rotation Digital Computer

### I. INTRODUCTION

For a long term the field of virtual signal Processing has been dominated by Microprocessors. that is especially due to the fact they provide designers with the blessings of unmarried cycle multiply-gather education in addition to unique addressing modes. even though these processors are reasonably-priced and bendy they are exceptionally slow on the subject of performing sure disturbing signal processing duties e.g. photograph Compression, virtual verbal exchange and Video Processing. Of past due, rapid advancements were made inside the field of VLSI and IC layout. As a result unique purpose processors with custom-architectures have come up. higher speeds can be performed by way of those customized hardware answers at competitive prices. to feature to this, numerous easy and hardware-efficient algorithms exist which map nicely onto those chips and can be used to decorate velocity and flexibility at the same time as appearing the favored signal processing obligations [1][2][3]. One such easy and hardware-efficient algorithm is CORDIC, an acronym for Coordinate Rotation virtual computer, proposed with the aid of Jack E Volder [4. CORDIC uses only Shift-andAdd mathematics with table look-as much as implement special capabilities. with the aid of making moderate modifications to the preliminary situations and the LUT values, it is able to be used to successfully enforce Trigonometric, Hyperbolic, Exponential features, Coordinate changes and so on. the usage of the same hardware. since it makes use of simplest shift-upload arithmetic, VLSI implementation of such an set of rules is easily workable. DCT set of rules has numerous programs and is extensively used for photograph compression. imposing DCT the use of CORDIC algorithm reduces the range of computations at some stage in processing, increases the accuracy of reconstruction of the picture, and decreases the chip vicinity of implementation of a processor constructed for this reason. This reduces the overall energy consumption. FPGA provides the hardware environment wherein dedicated processors can be tested for their capability. They perform numerous high-speed operations that can not be realized via a simple microprocessor. The number one benefit that FPGA gives is On-web site 2 programmability. Therefore, it bureaucracy the suitable platform to put into effect and check the capability of a committed processor designed using CORDIC algorithm [5].

The advances in IC generation have outstanding pastimes in developing special reason, parallel processor arrays such systolic arrays had been extensively used. The basic arithmetic computation of those parallel arrays has often been



(An ISO 3297: 2007 Certified Organization)

Website: www.ijirset.com

### Vol. 6, Issue 1, January 2017

implemented with a MAC, due to the fact those operations arise in DSP programs. The reduction in hardware cost also motivated the development of sophisticated signal processing algorithms which want the assessment of capabilities together with trigonometric and logarithmic capabilities, which cannot be evaluated effectively with MAC based totally arithmetic gadgets. So whilst sign processing algorithms contain those fundamental functions, it's far sure to observe significant overall performance failure. So an arithmetic computing set of rules called CORDIC (Coordinate Rotation virtual pc) has acquired tremendous interest, because it gives an iterative system to correctly calculate each of these standard capabilities. Specially, all the evaluation duties in CORDIC are formulated as a rotation of vectors in various Coordinate systems. by means of varying a few parameters, the equal CORDIC processor is capable of iteratively calculates those standard features the use of the identical hardware inside the identical quantity of implementation of pipelined VLSI array processors.

#### **II.** LITERATURE REVIEW

CORDIC or Coordinate Rotation virtual laptop is a easy and hardware-green algorithm for the implementation of diverse simple, especially trigonometric, functions. Instead of using Calculus based totally methods such as polynomial or rational useful approximation, it makes use of easy shift, upload, subtract and table look-up operations to reap this goal. The CORDIC algorithm become first proposed through Jack E Volder in 1959. it's also applied in both Rotation mode or Vectoring mode. In either mode, the algorithm is rotation of a perspective vector by way of a exact perspective but in variable guidelines. This constant rotation in variable direction is carried out thru an iterative series of addition/subtraction followed through bit-shift operation. The final result is acquired via as it should be scaling the end result obtained after successive iterations. Attributable to its simplicity the CORDIC set of rules can be without difficulty implemented on a VLSI gadget.



Figure 1: 8-point Discrete Cosine Transform

Hardware requirement and cost of CORDIC processor is less as most effective shift registers, adders and look-up table (ROM) are required range of gates required in hardware implementation, inclusive of on an FPGA, is minimal as hardware complexity is greatly reduced as compared to different processors together with DSP multipliers it's miles tremendously easy in layout No multiplication and only addition, subtraction and bit-moving operation ensures simple VLSI implementation. Postpone worried for the duration of processing is comparable to that in the implementation of a



(An ISO 3297: 2007 Certified Organization)

Website: www.ijirset.com

Vol. 6, Issue 1, January 2017

department or rectangular-rooting operation. Both if there is a lack of a hardware multiplier (e.g. uC, uP) or there is a need to optimize the variety of logic gates (e.g. FPGA) CORDIC is the preferred choice.

#### III. DISCRETE COSINE TRANSFORM

Discrete Cosine Transformation (DCT) is the most widely used transformation algorithm. DCT, first proposed by way of Ahmed [9] et al, 1974, has got greater importance in current years, in particular in the fields of photograph Compression and Video Compression. This chapter makes a speciality of green hardware implementation of DCT by way of reducing the variety of computations, enhancing the accuracy of reconstruction of the unique information, and lowering chip place. due to which the electricity consumption additionally decreases. DCT also improves velocity, compared to different trendy picture compression algorithms like JPEG.

DCT output

$$\begin{aligned} F(0) &= 0.5(f(0) + f(1) + f(2) + f(3) + f(4) + f(5) + f(6) + f(7))\cos\frac{\pi}{4} \\ F(1) &= 0.5[\{(f(0) - f(7)\}\cos\frac{\pi}{16} + \{f(1) - f(6)\}\cos\frac{3\pi}{16} + \{f(2) - f(5)\}\cos\frac{5\pi}{16} + \{f(3) + f(4)\}\cos\frac{7\pi}{16}] \\ F(2) &= 0.5[\{(f(0) - f(3) - f(4) + f(7)\}\cos\frac{2\pi}{16} + \{f(1) - f(2) - f(5) + f(6)\}\cos\frac{6\pi}{16}] \\ F(3) &= 0.5[\{(f(0) - f(7)\}\cos\frac{3\pi}{16} + \{f(6) - f(1)\}\cos\frac{7\pi}{16} + \{f(5) - f(2)\}\cos\frac{\pi}{16} + \{f(4) + f(3)\}\cos\frac{5\pi}{16}] \\ F(4) &= 0.5[(f(0) + f(3) + f(4) + f(7) - f(1) - f(2) - f(5) - f(6))\cos\frac{\pi}{4}] \\ F(5) &= 0.5[\{(f(0) - f(7)\}\cos\frac{5\pi}{16} + \{f(6) - f(1)\}\cos\frac{\pi}{16} + \{f(2) - f(5)\}\cos\frac{7\pi}{16} + \{f(3) + f(4)\}\cos\frac{3\pi}{16}] \\ F(6) &= 0.5[\{(f(0) - f(3) - f(4) + f(7)\}\cos\frac{6\pi}{16} - \{f(1) - f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{7\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5) + f(6)\}\cos\frac{2\pi}{16}] \\ F(7) &= 0.5[\{(f(0) - f(7)\}\cos\frac{\pi}{16} + \{f(6) - f(1)\}\cos\frac{5\pi}{16} + \{f(2) - f(5)\}\cos\frac{\pi}{16} + \{f(6) - f(1)\}\cos\frac{\pi}{16} + \{f(6) - f(6)\}\cos\frac{\pi}{16} + \{f(6) - f(6)\}\cos\frac$$



(An ISO 3297: 2007 Certified Organization)

Website: <u>www.ijirset.com</u> Vol. 6, Issue 1, January 2017

#### IV. CORDIC ALGORITHM

The simple form of CORDIC is based on observation that if a unit length vector with at (x,y)=(1,0) is rotated by an angle  $\alpha$  degrees, its new end point will be at  $(x, y) = (\sin \alpha, \cos \alpha)$  thus coordinates can be computed by finding the coordinates of new end point of the vector after rotation by an angle  $\alpha$ . Rotation of any (x, y) vector:



Basic equation of CORDIC algorithm

$$x_{i+1} = x_i \cos(\alpha) - y_i \sin(\alpha)$$
(1)  
$$y_{i+1} = y_i \cos(\alpha) + x_i \sin(\alpha)$$
(2)

Rearrange equations

$$\begin{aligned} x_{i+1} &= \cos(\alpha) \left[ x - y \tan \alpha \right] \end{aligned} \tag{3} \\ y_{i+1} &= \cos(\alpha) \left[ y + x \tan \alpha \right] \end{aligned} \tag{4}$$

$$\tan \alpha = \frac{\sin \alpha}{\cos \alpha}$$

Rotations and pseudo rotation:

Consider the vector  $OE^{(i)}$  in figure having one end point at O and other  $E^{(i)}$  with \_ Co-ordinates $(x_i, y_i)$ . If  $OE^{(i)}$  is rotated the origin by angle  $a^i$  as shown in figure that end point  $OE^{(l+1)}$  will have coordinates  $(x_{i+1}, y_{i+1})$  satisfying.



Figure 2 A pseudo rotation steps in CORDIC

#### V. SIMULATION RESULT

All of the designing and experiment concerning set of rules that we've noted in this paper is being advanced on Xilinx 14.1i updated version. Xilinx 9.2i has couple of the hanging capabilities including low memory requirement, rapid debugging, and low price. The present day release of ISETM (incorporated software environment) layout tool provides the low reminiscence requirement approximate 27 percentage low. ISE 14.1i that offers advanced gear like smart bring



(An ISO 3297: 2007 Certified Organization)

Website: www.ijirset.com

Vol. 6, Issue 1, January 2017

together technology with higher utilization in their computing hardware gives faster timing closure and higher fine of results for a better time to designing answer.



Figure 3: Resister transfer Level (RTL) View of 8-point DCT

| Table 1: Device Utilization |              |             |
|-----------------------------|--------------|-------------|
|                             | Mamatha I et | Proposed    |
|                             | al.          |             |
| Number of Register          | 1102         | 342         |
| Numbe of Slice LUTs         | 2541         | 1303        |
| LUT-FF Pairs                | 958          | 236         |
| Number of DSP 48Es          | 72           | -           |
| Number of IOBs              | 1588         | 258         |
| Maximum Frequency           | 224.9MHz     | 184.556 MHz |
| Operation                   |              |             |

Table 1: Device Utilization

Timing Summary:

-----

Speed Grade: -3

Minimum period: 5.418ns (Maximum Frequency: 184.556MHz) Minimum input arrival time before clock: 10.476ns Maximum output required time after clock: 11.789ns Maximum combinational path delay: 13.795ns



(An ISO 3297: 2007 Certified Organization)

Website: <u>www.ijirset.com</u> Vol. 6, Issue 1, January 2017



Figure 4: Bar Graph of the 8-point DCT

#### VI. CONCLUSION

We found that CORDIC based DCT algorithm is the best algorithm in the existing algorithm. So we are implementation to CORDIC based DCT algorithm in this paper. The performance evaluation of the various sub modules are carried out using Xilinx 14.1 ISE Simulator and it was found that the circuits designed using DCT logic showed a reduced delay and power. As a future work more arithmetic and logical function can be used.

#### REFERENCES

- Mamatha I, Nikhita Raj J, Shikha Tripathi, Sudarshan TSB, "Systolic Architecture Implementation of 1D DFT and 1D DCT", 978-1-4799-1823-2/15/\$31.00 ©2015 IEEE.
- [2] Liyi Xiao Member, IEEE and Hai Huang, "Novel CORDIC Based Unified Architecture for DCT and IDCT", 2012 International Conference on Optoelectronics and Microelectronics (ICOM) 978-1-4673-2639-1/12/\$31.00 @2012 IEEE.
- Folded [3] Shymna Nizar N.S,Abhila and R Krishna, "An Efficient Pipelined Architecture For Fast Fourier Transform Using Cordie Algorithm", 2014 IEEE International Conference on Advanced Communication Control and Computing Technologies (ICACCCT) IEEE.
- [4] E. Jebamalar Leavline, S.Megala2 and D.Asir Antony Gnana Singh, "CORDIC Iterations Based Architecture for Low Power and High Quality DCT", 2014 International Conference on Recent Trends in Information Technology 978-1-4799-4989-2/14/\$31.00 © 2014 IEEE.
- [5] Satyasen Panda, "Performance Analysis and Design of a Discreet Cosine Transform processor Using CORDIC algorithm", 2008-2010.
- [6] Keshab K. Parhi, "VLSI Digital Signal Processing Systems, design and implementation", Wiley.
- [7] Deepika Ghai, "COMPAATIVE ANALYSIS OF VARIOUS CORDIC TECHNIQUES", June, 2011.
- [8] Yuan-Ho Chen *et al*, "A High Performance Video Transform Engine by Using Space- Time Scheduling Strategy", IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, VOL. 20, NO. 4, APRIL 2012.
- [9] Xue Liu, Feng Yu, Ze-ke Wang, " A Pipelined Architecture for Normal I/O Order FFT", Journal of Zhejiang University-SCIENCE C (Comput & Electron), vol.12, no.1, 2011, pp::76-82.
- [10] Weihua Zheng, Kenli Li, Keqin Li, "A Fast Algorithm Based on SRFFT for Length N=qx2m DFTs", IEEE Trans. Circuits and Systems-II: Express Briefs, vol. 61, no.2, 2014, pp: 110-114.
- [11] Weihua Zheng, Kenli Li, and Keqin Li, '' A Fast Algorithm Based on SRFFT for Length  $N = q \times 2m$  DFTs, *IEEE Trans. Circuits Syst.II, Exp. Briefs*, vol. 61, no. 2, pp.110-114, Feb. 2014